

# Generating PWM signals using STM8 Nucleo-64 boards

#### Introduction

The NUCLEO-8S208RB (built around the STM8S208RBT6 device) and the NUCLEO-8L152R8 (built around the STM8L152R8T6 device) are boards that allow the evaluation of the main features of all the STM8S Series and STM8L Series microcontrollers.

This application note provides a short description on how to use the TIM peripheral to generate three PWM signals.

**Table 1. Applicable products** 

| Туре              | Part number    |
|-------------------|----------------|
| Evaluation boards | NUCLEO-8S208RB |
|                   | NUCLEO-8L152R8 |

#### **Reference documents**

- STM8 Nucleo-64 boards data brief (DB3591)
- STM8L152R8T6 Nucleo-64 board user manual (UM2351)
- STM8S208RBT6 Nucleo-64 board user manual (UM2364)



## 1 Application description

This section describes the hardward requirements, the application's schematics and the application's principle to use the TIM peripheral to generate three PWM signals on the NUCLEO-8S208RB or the NUCLEO-8L152R8 boards.

#### 1.1 Hardware requirements

No additional hardware is required on the NUCLEO-8S208RB or the NUCLEO-8L152R8 boards. An oscilloscope is needed as an external resrouce.

### 1.2 Application schematics

The application schematics of both boards are illustrated in the figures below.

Figure 1. STM8S Series application schematic



Figure 2. STM8L Series application schematic



### 1.3 Application principle

This application is based on the use of the TIM in PWM (pulse width modulation) mode to generate three PWM signals.

- TIM2 for STM8S Series devices
- TIM1 for STM8L Series devices

AN5180 - Rev 1 page 2/10



The generation process is presented in the figure below.

Figure 3. PWM generation principle



TIM counts up from 0 to the auto-reload register value (TIM\_ARR) according to the timer counter clock.

- When the counter value equals the compare/capture register (TIM\_CCRx) value, channel x signal is set to 0.
- When the counter value reaches the TIM\_ARR value the counter is reset and channel x signal is set to 1.

By configuring the TIMx\_CCRx and TIMx\_ARR registers the user can easily modify the duty cycle and the frequency of the PWM signals generated (see Section 2 Software description). By default the application provides the three PWM signals as specified in the table below.

Note: is possible to configure the AFR option byte to get channel 3 also on PD2.

Table 2. Default PWM signals

|               |            |           | STM8S Series |                     | STM8L Series |                     |
|---------------|------------|-----------|--------------|---------------------|--------------|---------------------|
| Signal        | Duty cycle | Frequency | I/O pin      | Header<br>connector | I/O pin      | Header<br>connector |
| Channel 1 PWM | 50%        | 2 KHz     | PD4          | CN5.6               | PD2          | CN5.24              |
| Channel 2 PWM | 25%        |           | PD3          | CN5.21 /CN6.1       | PD4          | CN5.6               |
| Channel 3 PWM | 75%        |           | PA3          | CN4.27              | PD5          | CN5.4               |

AN5180 - Rev 1 page 3/10



## 2 Software description

This example uses the STM8S Series and STM8L Series standard firmware libraries to control the general purpose functions.

To generate the PWM signals the TIMx peripheral must be configured as follows:

- Output state enabled for each channel
- Output compare active low for each channel
- Preload register enabled for each channel
- PWM output signal frequency = 2 KHz:
  - The timer source clock frequency is 2 MHz (f<sub>CPU</sub> by default) and the prescaler is set to 1 to obtain a TIMx counter clock of 2 MHz.
  - PWM output signal frequency can be set according to the following equation:
    - **PWM** output signal frequency = TIMx counter clock/(TIMx\_ARR + 1) (in our case TIMx ARR = 999, so PWM output signal frequency is 2 KHz)
- PWM mode for each channel. To obtain a different PWM duty cycle value on each channel the TIMx\_CCRx register must be set according to this equation:

Channel x duty cycle = [TIMx\_CCRx/(TIMx\_ARR + 1)] x 100
By default we have:

- Channel 1: TIMx\_CCR1x register value is 500, so channel 1 of TIMx generates a PWM signal with a frequency of 2 KHz and a duty cycle of 50%.
- Channel 2: TIMx\_CCR2x register value is 750, so channel 2 of TIMx generates a PWM signal with a frequency of 2 KHz and a duty cycle of 75%.
- Channel 3: TIMx\_CCR3x register value is 250, so channel 3 of TIMx generates a PWM signal with a frequency of 2 KHz and a duty cycle of 25%.

Note: TIMx = TIM2 for STM8S Series devices and TIM1 for STM8L Series devices

#### 2.1 Application software flowchart

AN5180 - Rev 1 page 4/10



#### 2.1.1 Main loop flowchart

Figure 4. Main loop flowchart



AN5180 - Rev 1 page 5/10



# **Revision history**

Table 3. Document revision history

| Date        | Version | Changes          |
|-------------|---------|------------------|
| 29-Jun-2018 | 1       | Initial release. |

AN5180 - Rev 1 page 6/10



# **Contents**

| 1   | App   | lication description           | .2  |
|-----|-------|--------------------------------|-----|
|     | 1.1   | Hardware requirements          |     |
|     | 1.2   | Application schematics         | . 2 |
|     | 1.3   | Application principle          | . 2 |
| 2   | Soft  | ware description               | .4  |
|     | 2.1   | Application software flowchart | . 4 |
|     |       | 2.1.1 Main loop flowchart      | . 4 |
| Rev | ision | history                        | .6  |





# **List of tables**

| Table 1. | Applicable products       |
|----------|---------------------------|
| Table 2. | Default PWM signals       |
|          | Document revision history |

AN5180 - Rev 1 page 8/10





# **List of figures**

| Figure 1. | STM8S Series application schematic. | 2 |
|-----------|-------------------------------------|---|
|           | STM8L Series application schematic  |   |
| Figure 3. | PWM generation principle            | 3 |
| Figure 4. | Main loop flowchart                 | 5 |

AN5180 - Rev 1 page 9/10



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2018 STMicroelectronics - All rights reserved

AN5180 - Rev 1 page 10/10